DocumentCode :
1451469
Title :
Cellular automata-based recursive pseudoexhaustive test pattern generator
Author :
Dasgupta, Prabir ; Chattopadhyay, Santanu ; Chaudhuri, Pal P. ; Sengupta, Indranil
Author_Institution :
Variable Energy Cyclotron Centre, Calcutta, India
Volume :
50
Issue :
2
fYear :
2001
fDate :
2/1/2001 12:00:00 AM
Firstpage :
177
Lastpage :
185
Abstract :
This paper presents a recursive technique for generation of pseudoexhaustive test patterns. The scheme is optimal in the sense that the first 2k vectors cover all adjacent k-bit spaces exhaustively. It requires substantially less hardware than the existing methods and utilizes the regular, modular, and cascadable structure of local neighborhood Cellular Automata (CA), which is ideally suited for VLSI implementation. In terms of XOR gates, this approach outperforms earlier methods by 15 to 50 percent. Moreover, test effectiveness and hardware requirements have been established analytically, rather than by simple simulation and logic minimization
Keywords :
built-in self test; cellular automata; logic testing; Cellular Automata; pseudoexhaustive test patterns; recursive technique; test pattern generator; Analytical models; Architecture; Automatic test pattern generation; Circuit simulation; Circuit testing; Hardware; Logic testing; Minimization; Test pattern generators; Very large scale integration;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.908993
Filename :
908993
Link To Document :
بازگشت