DocumentCode :
1452848
Title :
Low-power realization of FIR filters on programmable DSPs
Author :
Mehendale, Mahesh ; Sherlekar, Sunil D. ; Venkatesh, G.
Author_Institution :
Texas Instrum. (India), Bangalore, India
Volume :
6
Issue :
4
fYear :
1998
Firstpage :
546
Lastpage :
553
Abstract :
This paper addresses the problem of reducing power dissipation of finite impulse response (FIR) filters implemented on programmable digital signal processors (DSPs). We describe a generic DSP architecture and identify the main sources of power dissipation during FIR filtering. We present seven transformations to reduce power dissipated in one or more of these sources. These transformations complement each other and together operate at algorithmic, architectural, logic and layout levels of design abstraction. Each of the transformations is discussed in detail and the results are presented to highlight its effectiveness. We show that the power dissipation can be reduced by more than 40% using these transforms. The transformations have been encapsulated in a framework that provides a comprehensive solution to low-power realization of FIR filters on programmable DSP´s.
Keywords :
FIR filters; digital filters; digital signal processing chips; integrated circuit design; low-power electronics; FIR filters; design abstraction; generic DSP architecture; low-power realization; programmable DSPs; Capacitance; Circuits; Computer architecture; Digital filters; Digital signal processing; Filtering; Finite impulse response filter; Power dissipation; Power measurement; Signal design;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.736126
Filename :
736126
Link To Document :
بازگشت