Title :
Physical design guides for substrate noise reduction in CMOS digital circuits
Author :
Nagata, Makoto ; Nagai, Jin ; Hijikata, Katsumasa ; Morie, Takashi ; Iwata, Atsushi
Author_Institution :
Fac. of Eng., Hiroshima Univ., Japan
fDate :
3/1/2001 12:00:00 AM
Abstract :
Substrate noise injection in large-scale CMOS logic integrated circuits is quantitatively evaluated by 100-μV 100-ps resolution substrate noise measurements of controlled substrate noises by a transition-controllable noise source and practical substrate noises under CMOS logic operations. The noise injection is dominated by leaks of supply/return bounce into the substrate, and the noise intensity is determined by logic transition activity, according to experimental observations. A time-series divided parasitic capacitance model is derived as an efficient estimator of the supply current for simulating the substrate noise injection and can reproduce the measured substrate noise waveforms. The efficacy of physical noise reduction techniques at the layout and circuit levels is quantified and limitations are discussed in conjunction with the noise injection mechanisms. The reduced supply bounce CMOS circuit is proposed as a universal noise reduction technique, and more than 90% noise reduction to conventional CMOS is demonstrated
Keywords :
CMOS logic circuits; integrated circuit design; integrated circuit noise; logic design; CMOS digital integrated circuit; design method; logic circuit; logic transition activity; parasitic capacitance; reduced supply bounce; signal integrity; substrate noise; time series; CMOS integrated circuits; CMOS logic circuits; Circuit noise; Current supplies; Integrated circuit noise; Large scale integration; Noise measurement; Noise reduction; Parasitic capacitance; Semiconductor device modeling;
Journal_Title :
Solid-State Circuits, IEEE Journal of