Title : 
Gate-All-Around Junctionless Transistors With Heavily Doped Polysilicon Nanowire Channels
         
        
            Author : 
Su, Chun-Jung ; Tsai, Tzu-I ; Liou, Yu-Ling ; Lin, Zer-Ming ; Lin, Horng-Chih ; Chao, Tien-Sheng
         
        
            Author_Institution : 
Nano Facility Center, Nat. Chiao Tung Univ., Hsinchu, Taiwan
         
        
        
        
        
            fDate : 
4/1/2011 12:00:00 AM
         
        
        
        
            Abstract : 
In this letter, we have investigated experimentally, for the first time, the feasibility of gate-all-around polycrystalline silicon (poly-Si) nanowire transistors with junctionless (JL) configuration by utilizing only one heavily doped poly-Si layer to serve as source, channel, and drain regions. In situ doped poly-Si material features high and uniform-doping concentration, facilitating the fabrication process. The developed JL device exhibits desirable electrostatic performance in terms of higher ON/OFF current ratio and lower source/drain series resistance as compared with the inversion-mode counterpart. Such scheme appears of great potential for future system-on-panel and 3-D IC applications.
         
        
            Keywords : 
doping profiles; elemental semiconductors; field effect transistors; nanowires; silicon; Si:Jk; doped polysilicon nanowire channels; electrostatic performance; gate-all-around junctionless transistors; inversion-mode counterpart; junctionless configuration; nanowire transistors; poly-Si material; uniform doping concentration; Fabrication; Logic gates; MOSFETs; Materials; Nanoscale devices; Performance evaluation; Accumulation mode; gate all around (GAA); inversion mode (IM); nanowire (NW); thin-film transistor (TFT);
         
        
        
            Journal_Title : 
Electron Device Letters, IEEE
         
        
        
        
        
            DOI : 
10.1109/LED.2011.2107498