DocumentCode :
1454276
Title :
Integrated SRAM compiler with clamping diode to reduce leakage and dynamic power in nano-CMOS process
Author :
Lijun Zhang ; Chen Wu ; Ling-Feng Mao ; Jianbin Zheng
Author_Institution :
Sch. of Urban Rail Transp., Soochow Univ., Suzhou, China
Volume :
7
Issue :
2
fYear :
2012
Firstpage :
171
Lastpage :
173
Abstract :
An integrated static random access memory (SRAM) compiler is proposed to reduce both leakage and dynamic power at circuit and architectural level. Based on source biasing scheme, an extra clamping diode in parallel with a pull-down n-type metal-oxide semiconductor transistor is inserted between the ground and source line of a SRAM cell to achieve reduction in the leakage current as well as data retention capability. Bit line charging/discharging current is greatly decreased by introducing extra Z decoding circuits and thus reducing dynamic power significantly. Test chips with 11 embedded SRAMs have been fabricated in UMC 55 nm complementary metal-oxide semiconductor process and the measurement results have proved the effectiveness of the proposed technique.
Keywords :
CMOS memory circuits; MOSFET; decoding; diodes; leakage currents; nanoelectronics; random-access storage; Z decoding circuits; bit line charging-discharging current; clamping diode; data retention capability; dynamic power; integrated SRAM compiler; integrated static random access memory compiler; leakage current; nano-CMOS process; pull-down n-type metal-oxide semiconductor transistor; source biasing scheme; source line;
fLanguage :
English
Journal_Title :
Micro & Nano Letters, IET
Publisher :
iet
ISSN :
1750-0443
Type :
jour
DOI :
10.1049/mnl.2011.0680
Filename :
6156046
Link To Document :
بازگشت