DocumentCode :
1454804
Title :
RF-to-Baseband Digitization in 40 nm CMOS With RF Bandpass \\Delta \\Sigma Modulator and Polyphase Decimation Filter
Author :
Martens, Ewout ; Bourdoux, André ; Couvreur, Aissa ; Fasthuber, Robert ; Van Wesemael, Peter ; Van der Plas, Geert ; Craninckx, Jan ; Ryckaert, Julien
Author_Institution :
IMEC, Leuven, Belgium
Volume :
47
Issue :
4
fYear :
2012
fDate :
4/1/2012 12:00:00 AM
Firstpage :
990
Lastpage :
1002
Abstract :
A fourth-order continuous-time RF bandpass ΔΣ ADC has been fabricated in 40 nm CMOS for fs/4 operation around a 2.22 GHz central frequency. A complete system has been implemented on the test chip including the ADC core, the fractional-N PLL with clock generation network, and the digital decimation filters and downconversion (DFD). The quantizers of the ADC are six times interleaved enabling a polyphase structure for the DFD and relaxing clock frequency requirements. This quantization scheme realizes a sampling rate of 8.88 GS/s which is the highest sampling speed for RF bandpass ΔΣ ADCs reported in standard CMOS to date enabling high oversampling ratios for RF digitization without compromising power-efficient implementation of the DFD. Measurements show that the ADC achieves a dynamic range of 48 dB in a band of 80 MHz with an IIP3 of 1 dBm.
Keywords :
CMOS integrated circuits; UHF filters; UHF integrated circuits; VHF filters; analogue-digital conversion; band-pass filters; clocks; continuous time filters; delta-sigma modulation; ADC core; CMOS technology; DFD; RF-to-baseband digitization; bandwidth 80 MHz; clock generation network; digital decimation filter and downconversion; fourth-order continuous-time RF bandpass ΔΣ ADC modulator; fractional-N PLL; frequency 2.22 GHz; gain 48 dB; polyphase decimation filter; quantization scheme; relaxing clock frequency requirement; size 40 nm; Bandwidth; Clocks; Computer architecture; Mixers; Modulation; Radio frequency; Receivers; Analog-to-digital converters; RF bandpass filters; RF digitization; continuous-time $DeltaSigma$ modulation; decimation; polyphase filter; software receiver;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2012.2185149
Filename :
6156481
Link To Document :
بازگشت