DocumentCode :
145648
Title :
Automating Interconnect Organization for Minimizing Dynamic Power in SoC
Author :
Chi-Hoon Shin ; Hagyoung Kim
Author_Institution :
Cloud Comput. Res. Dept., Electron. & Telecommun. Res. Inst., Daejeon, South Korea
Volume :
2
fYear :
2014
fDate :
10-13 March 2014
Firstpage :
307
Lastpage :
308
Abstract :
In modern circuits, the impact of interconnect circuitry on dynamic power consumption grows enormous. The functional unit duplication (FUD) with isolation can eliminate interconnect overhead. However, the FUD usually causes massive increase of area and isolation cost. Thus, designers should carefully apply the FUD to achieve the least dynamic power consumption considering a cost budget. We propose an algorithm to automate the process for deriving the optimal organization of FUs.
Keywords :
energy consumption; integrated circuit interconnections; power aware computing; system-on-chip; FUD; SoC; cost budget; dynamic power consumption minimization; functional unit duplication; interconnect circuitry; interconnect organization automation; interconnect overhead; isolation cost; optimal FU organization; Algorithm design and analysis; Automation; Heuristic algorithms; Integrated circuit interconnections; Multiplexing; Organizations; System-on-chip; Automation Algorithm; Functional Unit Duplication; Low-Power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computational Science and Computational Intelligence (CSCI), 2014 International Conference on
Conference_Location :
Las Vegas, NV
Type :
conf
DOI :
10.1109/CSCI.2014.147
Filename :
6822358
Link To Document :
بازگشت