Title :
Circuit and Layout Co-Design for ESD Protection in Bipolar-CMOS-DMOS (BCD) High-Voltage Process
Author :
Chen, Wen-Yi ; Ker, Ming-Dou
Author_Institution :
Inst. of Electron., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
fDate :
5/1/2010 12:00:00 AM
Abstract :
The n-channel lateral double-diffused metal-oxide- semiconductor (nLDMOS) devices in high-voltage (HV) technologies are known to have poor electrostatic discharge (ESD) robustness. To improve the ESD robustness of nLDMOS, a co-design method combining a new waffle layout structure and a trigger circuit is proposed to fulfill the body current injection technique in this work. The proposed layout and circuit co-design method on HV nLDMOS has successfully been verified in a 0.5-??m 16-V bipolar-CMOS-DMOS (BCD) process and a 0.35- ??m 24-V BCD process without using additional process modification. Experimental results through transmission line pulse measurement and failure analyses have shown that the proposed body current injection technique can significantly improve the ESD robustness of HV nLDMOS.
Keywords :
CMOS integrated circuits; circuit layout; electrostatic discharge; failure analysis; integrated circuit design; ESD protection; bipolar-CMOS-DMOS high-voltage process; circuit codesign; electrostatic discharge; failure analyses; layout codesign; n-channel lateral double-diffused metal-oxide- semiconductor; nLDMOS; size 0.35 mum; size 0.5 mum; transmission line pulse measurement; voltage 16 V; voltage 24 V; Bipolar-CMOS-DMOS (BCD) process; body current injection; electrostatic discharge (ESD); lateral double-diffused metal–oxide–semiconductor (LDMOS);
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2010.2043986