DocumentCode :
1457549
Title :
A 2 GHz Fractional-N Digital PLL with 1b Noise Shaping \\Delta \\Sigma TDC
Author :
Jee, Dong-Woo ; Seo, Young-Hun ; Park, Hong-June ; Sim, Jae-Yoon
Author_Institution :
Dept. of Electron. & Electr. Eng., Pohang Univ. of Sci. & Technol. (POSTECH), Pohang, South Korea
Volume :
47
Issue :
4
fYear :
2012
fDate :
4/1/2012 12:00:00 AM
Firstpage :
875
Lastpage :
883
Abstract :
This paper presents a low-power noise-shaping ΔΣ time-to-digital converter (TDC) and its application to a fractional-N digital PLL. With a simple structure of single-delay-stage Δ modulator followed by a charge pump based Σ modulator, a wide range of TDC input is converted to ΔΣ modulated single bit stream without loss of signal information. The ΔΣ architecture of TDC effectively improves the conversion performance of linearity and resolution while handling a large input range due to the operation of the dual-modulus divider. In addition, with a downscaling of the amount of the single delay in Δ modulator, the signal and noise transfer characteristics of TDC can be profiled to suppress the out-band noises at the input to the loop filter, resulting in easy filtering without any extra noise cancelling scheme. The DPLL is fabricated with a 0.13 μm CMOS technology. With a loop bandwidth of 1 MHz, DPLL shows an in-band phase noise of - 107 dBc/Hz at 500 kHz offset and an out-of-band phase noise of -118.5 dBc/Hz at 3 MHz offset. The TDC consumes 1 mA.
Keywords :
CMOS integrated circuits; UHF filters; UHF integrated circuits; charge pump circuits; delay circuits; delta-sigma modulation; digital phase locked loops; phase noise; time-digital conversion; CMOS technology; DPLL; bandwidth 1 MHz; charge pump based Σ modulator; current 1 mA; dual-modulus divider; fractional-N digital PLL; frequency 2 GHz; loop filter; low-power noise shaping ΔΣ TDC; low-power noise-shaping ΔΣ time-to-digital converter; noise cancelling scheme; noise transfer characteristic; signal transfer characteristic; single-delay-stage Δ modulator; size 0.13 mum; Bandwidth; Delay; Linearity; Modulation; Noise; Noise shaping; Phase locked loops; Delta-sigma modulator; digital PLL; fractional-N PLL; frequency synthesizer; noise-shaping; phase noise; time-to-digital converter;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2012.2185190
Filename :
6157640
Link To Document :
بازگشت