DocumentCode :
1460482
Title :
Use of test structures for characterization and modeling of inter and intra-layer capacitances in a CMOS process
Author :
Nouet, Pascal ; Toulouse, Alain
Author_Institution :
Lab. d´´Inf., de Robotique et de Microelectron., Univ. des Sci. et Tech. du Languedoc, Montpellier, France
Volume :
10
Issue :
2
fYear :
1997
fDate :
5/1/1997 12:00:00 AM
Firstpage :
233
Lastpage :
241
Abstract :
In this paper, we present a global approach for inter- and intralayer capacitance characterization and modeling. Using an accurate on-chip measurement method, we have characterized realistic test patterns, i.e., test patterns consistent with capacitive couplings encountered in a layout. These reference values have allowed us to point out some limitations of current models and to propose new simple analytical models suitable for small dimension capacitive patterns. This paper emphasizes inter- and intralayer modeling
Keywords :
CMOS integrated circuits; capacitance measurement; integrated circuit modelling; integrated circuit testing; CMOS process; interlayer capacitance; intralayer capacitance; modeling; on-chip measurement; test structure; Capacitors; Delay; Energy consumption; Integrated circuit interconnections; MOSFETs; Multiprocessor interconnection networks; Parasitic capacitance; Semiconductor device measurement; Semiconductor device modeling; Testing;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/66.572075
Filename :
572075
Link To Document :
بازگشت