DocumentCode
146157
Title
CMOS VT characterization by capacitance measurements in FDSOI PIN gated diodes
Author
Navarro, C. ; Bawedin, M. ; Andrieu, F. ; Cluzel, Jacques ; Garros, Xavier ; Cristoloveanu, S.
Author_Institution
Inst. d´Electron. du Sud, Univ. de Montpellier 2, Montpellier, France
fYear
2014
fDate
22-26 Sept. 2014
Firstpage
405
Lastpage
408
Abstract
We present a powerful technique for the characterization of FDSOI devices. For example, in CMOS designs, the evaluation of threshold voltage for N and also P-MOSFETs is compulsory and is performed in separate devices. We propose to extract the threshold voltage for both types of transistors simultaneously by using capacitance measurements in thin fully depleted SOI PIN gated diodes. The N+ and P+ terminals guarantee the availability of both types of carrier and equilibrium conditions during all operation modes: from strong accumulation to strong inversion. Experiments together with numerical TCAD simulations are performed and discussed. It is shown that, from a single capacitance curve, it is possible to extract also the threshold voltage at the bottom interface.
Keywords
CMOS integrated circuits; MOSFET; capacitance measurement; integrated circuit modelling; p-i-n diodes; silicon-on-insulator; CMOS; FDSOI PIN gated diodes; N-MOSFET; P-MOSFET; TCAD simulations; capacitance measurements; thin fully depleted SOI PIN gated diode; threshold voltage; Capacitance; Capacitance measurement; Charge carrier processes; Logic gates; MOSFET; Threshold voltage; Fully depleted; SOI; gated diode; inter-gate coupling PIN; threshold voltage;
fLanguage
English
Publisher
ieee
Conference_Titel
Solid State Device Research Conference (ESSDERC), 2014 44th European
Conference_Location
Venice
ISSN
1930-8876
Print_ISBN
978-1-4799-4378-4
Type
conf
DOI
10.1109/ESSDERC.2014.6948846
Filename
6948846
Link To Document