Title :
A low-power charge sharing hierarchical bitline and voltage-latched sense amplifier for SRAM macro in 28 nm CMOS technology
Author :
Chi-Hao Hong ; Yi-Wei Chiu ; Jun-Kai Zhao ; Shyh-Jye Jou ; Wen-Tai Wang ; Lee, Razak
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
In this paper, we propose an architecture for low power SRAM designs by using hierarchical bitlines for SRAM macros with the charge sharing Read technique. Moreover, sense amplifiers are important circuits for accessing the data from internal storage nodes to data outputs. We compare two types of sense amplifiers, a current-latched sense amplifier (CLSA) and a voltage-latched sense amplifier (VLSA), and focus on the characteristics of input offset voltages and power consumption in 28 nm HPM CMOS technology. Detailed post-layout simulations with Monte Carlo mismatch model are utilized to compare the two structures. From our analysis and implementation results, using the pass-gate based hierarchical bitline with the charge sharing Read scheme gains at least 59% and 66% LBL/GBL power reduction for a 2-bank and a 4-bank hierarchical architectures at five corners, respectively. VLSA performs lower input offset voltage, higher speed and lower power consumption as compared to CLSA. The proposed combination of the pass-gate based hierarchical bitline with the charge sharing Read scheme and VLSA is suitable for SRAM macros with the high-speed and low-power design considerations.
Keywords :
CMOS memory circuits; Monte Carlo methods; SRAM chips; low-power electronics; power consumption; CLSA; HPM CMOS technology; Monte Carlo mismatch model; VLSA; charge sharing read technique; current-latched sense amplifier; hierarchical bitlines; internal storage nodes; low power SRAM designs; low-power charge sharing; pass-gate based hierarchical bitline; power consumption; size 28 nm; voltage-latched sense amplifier; Arrays; CMOS integrated circuits; CMOS technology; Power demand; Random access memory; Sensors; Simulation; SRAM; charge sharing; current-latched sense amplifier; hierarchical bitline; low power; voltage-latched sense amplifier;
Conference_Titel :
System-on-Chip Conference (SOCC), 2014 27th IEEE International
Conference_Location :
Las Vegas, NV
DOI :
10.1109/SOCC.2014.6948919