Title :
Heterogeneous photonic Network-on-Chip with dynamic bandwidth allocation
Author :
Shah, Aamer ; Mansoor, Nafees ; Johnstone, Ben ; Ganguly, Anshuman ; Lopez Alarcon, Sonia
Author_Institution :
Rochester Inst. of Technol., Rochester, NY, USA
Abstract :
Future multicore chips will have hundreds of heterogeneous components including processing engines, custom logic, GPU units, programmable fabrics and distributed memory. Such multicore chips are expected to run varied multiple parallel workloads simultaneously. Hence, different communicating cores will require different bandwidths leading to the necessity of a heterogeneous Network-on-Chip (NoC) architecture. Simply over-provisioning for performance will invariably result in loss of power efficiency. On the other hand, recent research has shown that photonic interconnects are capable of achieving high-bandwidth and energy-efficient on-chip data transfer. In this paper we propose a dynamic heterogeneous photonic NoC (d-HetPNOC) architecture with dynamic bandwidth allocation to achieve better performance and energy-efficiency compared to a homogeneous photonic NoC architecture with the same aggregate data bandwidth.
Keywords :
bandwidth allocation; energy conservation; integrated optics; losses; multiprocessing systems; network-on-chip; GPU units; aggregate data bandwidth; communicating cores; custom logic; d-HetPNOC architecture; distributed memory; dynamic bandwidth allocation; dynamic heterogeneous photonic network-on-chip; energy-efficient on-chip data transfer; heterogeneous components; multicore chips; multiple parallel workloads; photonic interconnects; power efficiency loss; processing engines; programmable fabrics; Bandwidth; Channel allocation; Dynamic scheduling; Multicore processing; Photonics; Traffic control; Network-on-Chip; heterogeneous systems; photonic interconnect;
Conference_Titel :
System-on-Chip Conference (SOCC), 2014 27th IEEE International
Conference_Location :
Las Vegas, NV
DOI :
10.1109/SOCC.2014.6948936