Title :
Efficient Reencoder Architectures for Algebraic Soft-Decision Reed–Solomon Decoding
Author :
Zhang, Xinmiao ; Zhu, Jiangli ; Zhang, Wei
Author_Institution :
Case Western Reserve Univ., Cleveland, OH, USA
fDate :
3/1/2012 12:00:00 AM
Abstract :
Algebraic soft-decision decoding (ASD) of Reed-Solomon (RS) codes can provide substantial coding gain with polynomial complexity. To reduce the complexity of ASD decoders, reencoding and coordinate transformation need to be applied, which require a reencoder and an erasure decoder. In the reencoded and transformed ASD decoders, these two blocks take a significant part of the overall decoder area and may limit the achievable throughput. In this brief, the reencoder design based on direct polynomial multiplication is further simplified by reformulating the involved equations. Moreover, two innovative area-reducing methods are proposed for the transformed coordinate computation. Efficient architectures are developed for the proposed schemes, and two reencoders are implemented using 0.18- CMOS technology. For a (255, 239) RS code, both reencoders can achieve throughput of at least 1.77 Gb/s and more than 30% higher efficiency in terms of throughput-over-area ratio than prior work. With minor modifications, the proposed design can also be employed to implement efficient erasure decoding.
Keywords :
Reed-Solomon codes; algebraic codes; computational complexity; 0.18- CMOS technology; RS code; algebraic soft-decision Reed-Solomon decoding; direct polynomial multiplication; innovative area-reducing methods; polynomial complexity; reencoder architectures; reencoder design; Clocks; Computer architecture; Decoding; Interpolation; Polynomials; Throughput; Variable speed drives; Algebraic soft-decision decoding (ASD); Reed–Solomon (RS) codes; VLSI design; coordinate transformation; reencoding;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2012.2184376