DocumentCode :
1463259
Title :
Interconnect simulation in a fast timing simulator ILLIADS-I
Author :
Kutuk, Haydar ; Goknar, Izzet Cem ; Kang, Sung-Mo
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL, USA
Volume :
46
Issue :
1
fYear :
1999
fDate :
1/1/1999 12:00:00 AM
Firstpage :
178
Lastpage :
189
Abstract :
This paper presents a new technique to simulate RLC/RC interconnects and driving nonlinear circuits with high computational efficiency. We introduce ILLIADS-I, a fast transistor-level timing simulator for MOS circuits driving RLC/RC interconnects. The RLC/RC interconnect networks are reduced to an appropriate model and then simulated in the timing simulator as a modified generic circuit primitive. The accuracy and speed have been demonstrated for a number of circuits for various loads and input waveforms. Experimental results show ILLIADS-I is both accurate and fast. The speed advantage Is shown to increase with the circuit size for multilevel interconnect networks with nonlinear driver and load circuits
Keywords :
VLSI; circuit simulation; crosstalk; delays; digital simulation; integrated circuit interconnections; integrated circuit modelling; nonlinear network analysis; timing; ILLIADS-I; RLC/RC interconnects; circuit size; computational efficiency; generic circuit primitive; input waveforms; interconnect simulation; load circuits; nonlinear circuits; nonlinear driver; transistor-level timing simulator; Capacitance; Circuit simulation; Computational modeling; Frequency; Inductance; Integrated circuit interconnections; Propagation delay; RLC circuits; Timing; Wire;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Fundamental Theory and Applications, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7122
Type :
jour
DOI :
10.1109/81.739264
Filename :
739264
Link To Document :
بازگشت