DocumentCode :
1463409
Title :
Performance modeling of the interconnect structure of a three-dimensional integrated RISC processor/cache system
Author :
Kuhn, Stefan A. ; Kleiner, Michael B. ; Ramm, Peter ; Weber, Werner
Author_Institution :
Corp. Res. & Dev., Siemens AG, Munich, Germany
Volume :
19
Issue :
4
fYear :
1996
fDate :
11/1/1996 12:00:00 AM
Firstpage :
719
Lastpage :
727
Abstract :
In order to investigate the performance potential of three-dimensional integrated circuits (3-D IC´s) for high performance computer systems a comparative study of the interconnect structure of a RISC processor/cache system is presented. The wiring structure, wiring dimensions and line drivers are optimized for 3-D system alternatives. The realizations are compared to a conventional printed circuit board (PCB) and a typical multichip module (MCM) implementation of the system with respect to cache access time and power dissipation. The impact of electrical parameters of interconnection lines as well as associated package parasitics on second level cache read access is investigated. Case studies show reductions of effective switching capacitances of more than an order of magnitude and reductions of second level cache access time of over 30% for optimized 3-D systems compared to conventional PCB realizations
Keywords :
cache storage; circuit optimisation; delays; equivalent circuits; integrated circuit interconnections; integrated circuit packaging; microprocessor chips; reduced instruction set computing; 3D IC; cache access time; electrical parameters; high performance computer systems; integrated RISC processor/cache system; line drivers; package parasitics; performance modeling; power dissipation; second level cache read access; switching capacitances reduction; three-dimensional ICs; vertical interconnect structure; wiring dimensions; wiring structure; Driver circuits; High performance computing; Integrated circuit interconnections; Multichip modules; Power dissipation; Power system interconnection; Printed circuits; Reduced instruction set computing; Three-dimensional integrated circuits; Wiring;
fLanguage :
English
Journal_Title :
Components, Packaging, and Manufacturing Technology, Part B: Advanced Packaging, IEEE Transactions on
Publisher :
ieee
ISSN :
1070-9894
Type :
jour
DOI :
10.1109/96.544362
Filename :
544362
Link To Document :
بازگشت