DocumentCode :
1466716
Title :
Simulation of Fabricated 20-nm Schottky Barrier MOSFETs on SOI: Impact of Barrier Lowering
Author :
Padilla, J.L. ; Knoll, L. ; Gámiz, F. ; Zhao, Q.T. ; Godoy, A. ; Mantl, S.
Author_Institution :
Dept. de Electron. y Tecnol. de los Comput., Univ. de Granada, Granada, Spain
Volume :
59
Issue :
5
fYear :
2012
fDate :
5/1/2012 12:00:00 AM
Firstpage :
1320
Lastpage :
1327
Abstract :
In this paper, we develop a procedure to include in device simulators the barrier lowering (BL) effects that appear in the drain and source contacts of Schottky barrier MOSFETs (SB-MOSFETs). We have checked it reproducing experimental results of 20-nm gate-length SB-MOSFETs with NiSi and epitaxial NiSi2 S/D contacts. We make use of the Wentzel-Kramers-Brillouin (WKB) approximation to get the tunneling probabilities through the lowered barriers along with an appropriate calibration of the effective masses which compensates to a large extent the lack of accuracy of the WKB model when diverting from the “wide barrier” assumption. A vertical discretization of the channel is also included to allow the barrier height dependence on the depth inside the channel. We show that corrected simulations including this effect describe in a very accurate way the behavior of these devices. We also check that the striking experimental observation of tunneling current reduction at very short gate lengths is also obtained, in contrast to the scaling behavior of conventional MOSFETs. We successfully explain this fact invoking the modification of the potential inside the channel, i.e., the overlapping of source and drain potential profiles leads to an increase of its total value even though BL mechanisms tend to decrease it in the vicinity of the contacts.
Keywords :
MOSFET; Schottky barriers; approximation theory; calibration; nanofabrication; BL effects; SB-MOSFET; SOI; WKB approximation; Wentzel-Kramers-Brillouin approximation; barrier height dependence; barrier lowering effects; calibration; drain potential profiles; fabricated Schottky barrier MOSFET; size 20 nm; source potential profiles; tunneling current reduction; wide barrier assumption; Epitaxial growth; Estimation; Junctions; Logic gates; Silicides; Thermionic emission; Tunneling; Barrier lowering; Schottky barriers; Wentzel–Kramers–Brillouin (WKB) method; metallic source/drain (S/D); nanotechnology; semiconductor device modeling;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2012.2187657
Filename :
6166874
Link To Document :
بازگشت