DocumentCode :
1467267
Title :
A 60-ns 3.3-V-only 16-Mbit DRAM with multipurpose register
Author :
Arimoto, Kazutami ; Fujishima, Kazuyasu ; Matsuda, Yoshio ; Tsukude, Masaki ; Oishi, Tukasa ; Wakamiya, Wataru ; Satoh, Shin-ichi ; Yamada, Michihiro ; Nakano, Takao
Author_Institution :
LSI Res. & Dev. Lab., Mitsubishi Electr. Corp., Itami, Japan
Volume :
24
Issue :
5
fYear :
1989
fDate :
10/1/1989 12:00:00 AM
Firstpage :
1184
Lastpage :
1190
Abstract :
A single 3.3-V 16-Mbit DRAM with a 135-mm2 chip size has been fabricated using a 0.5- mu m twin-well process with double-metal wiring. The array architecture, based on the twisted-bit-line (TBL) array, includes suitable dummy and space word-line configurations which suppress the inter-bit-line noise and bring yield improvement. The multipurpose register (MPR) designed for the hierarchical data bus structure provides a line-mode test (LMT), copy write, and cache access capability. The LMT with on-chip test circuits using the MPR and a comparator creates a random test pattern and reduces the test time to 1/1000. A field shield isolation and a T-shaped stacked capacitor allow the layout of a 4.8- mu m2 cell size with a storage capacitance of 35 fF. These techniques enable the 3.3-V 16-Mbit DRAM to achieve a 60-ns RAS access time and 300-mW power dissipation at 120-ns cycle time.
Keywords :
CMOS integrated circuits; VLSI; integrated circuit technology; integrated circuit testing; integrated memory circuits; random-access storage; 0.5 micron; 16 Mbit; 3.3 V; 300 mW; 35 fF; 60 ns; DRAM; RAS access time; T-shaped stacked capacitor; TBL; array architecture; cache access; cell size; copy write; cycle time; double-metal wiring; field shield isolation; hierarchical data bus structure; line-mode test; multipurpose register; noise suppression; on-chip test circuits; power dissipation; random test pattern; scaling; space word-line configurations; storage capacitance; test time reduction; twin-well process; twisted-bit-line; yield improvement; Capacitance; Capacitors; Circuit noise; Circuit testing; Dynamic voltage scaling; Maintenance; Noise reduction; Power dissipation; Power supplies; Random access memory; Registers; Wiring;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1989.572576
Filename :
572576
Link To Document :
بازگشت