DocumentCode
146871
Title
Designing of FPGA based high performance 32 bit FFT processor with BIST
Author
Tathode, Abhijit P. ; Jassutkar, Ratnaprabha W.
Author_Institution
G.H. Raisoni Coll. Of Eng., Nagpur, India
fYear
2014
fDate
3-5 April 2014
Firstpage
644
Lastpage
648
Abstract
Designing and implementation of 32 bit and 64 point pipelined FFT processor is presented in this paper. This FFT processor is going to be implemented on Field Programmable Gate Array (FPGA). The aim behind this is to reduce the number of cycles required for computation. The architecture of FFT has two pipelines. Out of this one pipeline is present in execution of the complex multiplication of butterfly unit and other is present in the RAM unit. In this architecture a novel simple address mapping scheme is proposed. The twiddle factor in this architecture is not going to be stored in ROM memory, it is going to be generated and accessed directly. The Built In Self Test (BIST) provided in this is used to design such technique which test itself.
Keywords
built-in self test; fast Fourier transforms; field programmable gate arrays; logic design; BIST; FPGA; RAM unit; address mapping scheme; built in self test; butterfly unit; field programmable gate array; pipelined FFT processor; twiddle factor; Computers; Field programmable gate arrays; Memory management; Multiplexing; Process control; Random access memory; Vectors; BIST; FFT; FPGA; twiddle factor;
fLanguage
English
Publisher
ieee
Conference_Titel
Communications and Signal Processing (ICCSP), 2014 International Conference on
Conference_Location
Melmaruvathur
Print_ISBN
978-1-4799-3357-0
Type
conf
DOI
10.1109/ICCSP.2014.6949921
Filename
6949921
Link To Document