DocumentCode :
1469601
Title :
Architecture for hardware implementation of programmable ternary de Bruijn sequence generators
Author :
Blakley, J.J.
Author_Institution :
Sch. of Electr. & Mech. Eng., Ulster Univ., Newtownabbey, UK
Volume :
34
Issue :
25
fYear :
1998
fDate :
12/10/1998 12:00:00 AM
Firstpage :
2389
Lastpage :
2390
Abstract :
An architecture for direct hardware implementation of programmable ternary de Bruijn sequence generators is described. The approach employed is based on the use of two recently introduced ternary logic components: the J3K3 flip-flop sequencer and the hybrid implemented U-gate. Generation of de Bruijn sequences and the proposed implementation approach are described with the aid of an example
Keywords :
flip-flops; logic gates; multivalued logic circuits; programmable circuits; sequences; signal generators; ternary logic; J3K3 flip-flop sequencer; hardware architecture; hybrid U-gate; programmable ternary de Bruijn sequence generator; ternary logic component;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19981693
Filename :
744002
Link To Document :
بازگشت