DocumentCode
1471022
Title
Poly-phase sigma-delta modulation
Author
Roza, Engel
Author_Institution
Philips Res. Lab., Eindhoven, Netherlands
Volume
44
Issue
11
fYear
1997
fDate
11/1/1997 12:00:00 AM
Firstpage
915
Lastpage
923
Abstract
A new circuit is described for the implementation of analog sigma-delta modulation. It is based upon the use of a poly-phase sampler with the aim of obtaining high over-sampling ratios at low clock frequencies. A detailed analysis of second-order systems is made to predict its performance. The basic modeling comprises the incorporation of sampling noise within limit cycle oscillations of the modulator. It is shown that the polyphase sigma-delta modulator can be conceived as an internally sampled asynchronous sigma-delta modulator. The theoretical model presupposes a low limit cycle frequency as compared with the effective sampling frequency. In spite of the fact that this condition is not met in the extreme of conventional single-phase sigma-delta modulation, the theoretical result obtained for this special case is close to the result obtained from the conventional sampled data model. Poly-phase sigma-delta modulation may therefore be regarded as a generalization of conventional single-phase sigma-delta modulation. The results of the theory are illustrated by simulation results of a practical design example
Keywords
circuit noise; limit cycles; modulators; sigma-delta modulation; signal sampling; high over-sampling ratios; internally sampled asynchronous type; limit cycle oscillations; low clock frequencies; poly-phase sampler; poly-phase sigma-delta modulation; sampling noise; second-order systems; CMOS technology; Circuits; Clocks; Delta-sigma modulation; Digital signal processing; Frequency; Limit-cycles; Modular construction; Sampling methods; Switches;
fLanguage
English
Journal_Title
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher
ieee
ISSN
1057-7130
Type
jour
DOI
10.1109/82.644045
Filename
644045
Link To Document