Title :
Three-Dimensional Modelling to Study the Effect of Die-Stacking Shape on Mould Filling During Encapsulation of Microelectronic Chips
Author :
Abdullah, M. Khalil ; Abdullah, M.Z. ; Mujeebu, M Abdul ; Ariff, Z.M. ; Ahmad, K.A.
Author_Institution :
Sch. of Mech. Eng., Univ. Sains Malaysia, Nibong Tebal, Malaysia
fDate :
5/1/2010 12:00:00 AM
Abstract :
Multistacked-chip scale package (S-CSP) is a new technology that provides high density electronic package. A fully 3-D numerical model is developed to simulate mould filling behavior in the epoxy moulding compound (EMC) encapsulation of multi-S-CSP. Four different shapes of chip arrangement namely uniform, rotated, z-staggered-Type A and z-staggered-Type B, have been tested. The EMC is treated as a generalized Newtonian fluid (GNF). The developed methodology combines the Kawamura and Kuwahara technique-based finite difference method (FDM) and the robustness of volume-tracking (VOF) method to solve the two-phase flow field around the complex arrangement of microchips in a cavity. The Castro-Macosko rheology model with Arrhenius temperature dependence is adopted in the viscosity model. Short-shot experiments are conducted to investigate the filling patterns at several time intervals. The results show that the rotated shape die-arrangement gives minimum filling time and better mould filling yield. The close agreement between the experimental and simulation results illustrates the applicability of the proposed numerical model.
Keywords :
chip scale packaging; encapsulation; filling; finite difference methods; moulding; rheology; stacking; two-phase flow; 3D numerical model; Arrhenius temperature dependence; Castro-Macosko rheology; die-stacking shape; encapsulation; epoxy moulding compound; finite difference method; generalized Newtonian fluid; high density electronic package; microelectronic chips; mould filling behavior; multistacked-chip scale package; three-dimensional modelling; volume-tracking method; Castro–Macosko model; finite difference method (FDM); stacked-chip scale package (S-CSP);
Journal_Title :
Advanced Packaging, IEEE Transactions on
DOI :
10.1109/TADVP.2009.2034013