DocumentCode :
147309
Title :
Efficient implementation of AES algorithm on FPGA
Author :
Deshpande, Hrushikesh S. ; Karande, Kailash J. ; Mulani, Altaf O.
Author_Institution :
Dept. of Electron. & Telecommun, SKN Coll. of Eng., Pandharpur, India
fYear :
2014
fDate :
3-5 April 2014
Firstpage :
1895
Lastpage :
1899
Abstract :
AES represents an algorithm for advanced encryption standard consist of different operations required in the steps of encryption and decryption. The proposed architecture is based on optimizing area in terms of reducing no of slices required for design of AES algorithm in VHDL. This paper produces 3 step designs. AES (TOP), AES (1-9ROUNDS), AES(LAST ROUND) in which code is divided in to three parts instead of 4 groups in single round. This paper presents AES-128 bit algorithm design consist of 128 bit symmetric key & Xilinx ISE 14.1 Project Navigator used for synthesis and simulation of this proposed architecture purpose.
Keywords :
cryptography; field programmable gate arrays; hardware description languages; AES-128 bit algorithm design; FPGA; VHDL; Xilinx ISE 14.1 Project Navigator; advanced encryption standard; decryption; storage capacity 128 bit; symmetric key; Algorithm design and analysis; Arrays; Encryption; Standards; Three-dimensional displays; Advanced Encryption Standard(AES); Cipher; Cryptography; Decryption; Encryption; FieldProgrammable Gate Array (FPGA); Reconfiguration; Rijindael Cipher; VHDL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Signal Processing (ICCSP), 2014 International Conference on
Conference_Location :
Melmaruvathur
Print_ISBN :
978-1-4799-3357-0
Type :
conf
DOI :
10.1109/ICCSP.2014.6950174
Filename :
6950174
Link To Document :
بازگشت