DocumentCode :
1474896
Title :
FLUX chip: design of a 20-GHz 16-bit ultrapipelined RSFQ processor prototype based on 1.75-μm LTS technology
Author :
Dorojevets, Mikhail ; Bunyk, Paul ; Zinoviev, Dmitry
Author_Institution :
Dept. of Electr. & Comput. Eng., State Univ. of New York, Stony Brook, NY, USA
Volume :
11
Issue :
1
fYear :
2001
fDate :
3/1/2001 12:00:00 AM
Firstpage :
326
Lastpage :
332
Abstract :
We describe the design and implementation of a single-chip microprocessor based on LTS Rapid Single-Flux-Quantum (RSFQ) technology. Two such chips are to be used in a dual-processor module, being developed by a SUNY-TRW collaboration as a spin-off of the HTMT project. Each FLUX chip represents a simple 16-bit 2-way long-instruction-word (LIW) microprocessor with a pipelined instruction memory of 30-bit instructions, decode and issue units, 8 integer ALUs interlaced with 8 registers, and input/output ports through which two FLUX chips can communicate with each other at a 7-GHz communication rate over a multi-layer MCM. The FLUX instruction set consists of ~25 instructions. High performance is reached with a scalable design featuring (1) a very high clock rate, (2) localized, regular and ultrapipelined processing in registers with very short wires, (3) instruction-level parallelism utilization with bit-level resolution of data hazards. A 16-bit implementation of FLUX processor consists of ~90,000 Josephson junctions on a ~10 mm×15 mm chip area. Our estimates show that the processor will be able to operate at clock frequencies up to 20 GHz when implemented using TRW´s 4 kA/cm2, 1.75-μm Nb-trilayer technology
Keywords :
instruction sets; multiprocessing systems; parallel processing; pipeline processing; superconducting processor circuits; 1.75 mum; 10 mm; 15 mm; 16 bit; 16-bit ultrapipelined RSFQ processor prototype; 20 GHz; 8 integer ALUs; FLUX chip; Josephson junctions; LTS technology; Nb; Nb-trilayer technology; clock rate; dual-processor module; instruction-level parallelism; long-instruction-word microprocessor; multi-layer MCM; pipelined instruction memory; scalable design; single-chip microprocessor; superconductor devices; ultrapipelined processing; Clocks; Frequency estimation; Josephson junctions; Microprocessors; Physics; Prototypes; Registers; Superconducting logic circuits; Telephony; Testing;
fLanguage :
English
Journal_Title :
Applied Superconductivity, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8223
Type :
jour
DOI :
10.1109/77.919349
Filename :
919349
Link To Document :
بازگشت