DocumentCode :
1476784
Title :
Designing digital subthreshold CMOS circuits using parallel transistor stacks
Author :
Muker, M. ; Shams, Maitham
Author_Institution :
Dept. of Electron., Carleton Univ., Ottawa, ON, Canada
Volume :
47
Issue :
6
fYear :
2011
Firstpage :
372
Lastpage :
374
Abstract :
A method for designing faster digital CMOS circuits operating in the subthreshold mode is proposed. Since the threshold voltage may be lower at narrower widths owing to the inverse-narrow-width effect in modern nanometre MOSFETs, the subthreshold current may be higher than expected at these narrow widths. It is shown that using only transistor widths that maximise the current-to-capacitance ratio, either individually or in parallel stacks, as appropriate, leads to faster circuits. Speed increases of up to 2.85 times have been demonstrated in ring oscillator simulations.
Keywords :
CMOS digital integrated circuits; MOSFET; current-to-capacitance ratio; digital subthreshold CMOS circuit design; inverse-narrow-width effect; nanometre MOSFET; parallel transistor stacks; ring oscillator simulations;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2011.0141
Filename :
5735439
Link To Document :
بازگشت