Title :
Test generation and scheduling for layout-based detection of bridge faults in interconnects
Author :
Liu, Tong ; Chen, Xiao-Tao ; Meyer, Fred J. ; Lombardi, Fabrizio
Author_Institution :
Actel Corp., Sunnyvale, CA, USA
fDate :
3/1/1999 12:00:00 AM
Abstract :
This paper presents a new approach to detecting faults in interconnects; the novelty of the proposed approach is that test generation and scheduling are established using the physical characteristics of the layout of the interconnect under test. This includes critical area extraction and a realistic fault model for a structural methodology. Physical layout information is used to model the adjacencies in an interconnect and possible bridge faults with a weighted graph, which is then analyzed to appropriately compact the tests and schedule their execution for (early) detection of bridge faults. Generation and compaction of the test vectors are accomplished by calculating node and edge weight heuristics from the weighted adjacency graph. Simulation has been performed for unweighted and weighted fault models. Results on random interconnects and the local interconnect of a commercially available field-programmable gate array are provided. The advantage of the proposed approach is that, on average, early detection of faults is possible using significantly fewer tests than with previous approaches. A further advantage is that it represents a realistic alternative to adaptive testing because it avoids costly on-line test generation, while still having a small number of vectors.
Keywords :
fault diagnosis; field programmable gate arrays; graph theory; integrated circuit interconnections; integrated circuit layout; integrated circuit modelling; integrated circuit testing; bridge fault detection; critical area extraction; field programmable gate array; interconnect diagnosis; layout; model; scheduling; simulation; test generation; weighted adjacency graph; Application specific integrated circuits; Books; Bridge circuits; Character generation; Circuit faults; Data mining; Fault detection; Field programmable gate arrays; Integrated circuit interconnections; Testing;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on