DocumentCode :
147852
Title :
An efficient parallel execution for intra prediction in HEVC Video Encoder
Author :
Dam Minh Tung ; Tran Le Thang Dong ; Tran Thien Anh
Author_Institution :
Center of Electr. Eng., Duy Tan Univ., Da Nang, Vietnam
fYear :
2014
fDate :
27-29 April 2014
Firstpage :
233
Lastpage :
238
Abstract :
An efficient parallel execution of High-Efficiency Video Coding (HEVC) intra prediction is proposed. The proposed parallel block based frame interleaving technique can remove the data dependency in the intra 4×4 blocks and improve the parallel processing between them. Therefore, the timing constraint of real-time 4kx2k encoding can be achieved. Prediction engines of various sizes: 4×4, 8×8, 16×16, 32×32 and 64×64, work in parallel to enhance the throughput with high hardware utilization. The hardware size of the proposed architecture is 1,524k gates. Experimental results show that the maximum throughput reaches 265Mpixels/s with operating frequency of 146 Mhz. The proposed architecture can compute 4096×2160p video at 30fps.
Keywords :
parallel processing; video coding; HEVC video encoder; frame interleaving technique; high-efficiency video coding; intra prediction; parallel block; parallel execution; Clocks; Encoding; Engines; Hardware; Image reconstruction; Parallel processing; Video coding; H.265/HEVC; H264/AVC; VLSI design; intra prediction; video codec;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing, Management and Telecommunications (ComManTel), 2014 International Conference on
Conference_Location :
Da Nang
Print_ISBN :
978-1-4799-2904-7
Type :
conf
DOI :
10.1109/ComManTel.2014.6825610
Filename :
6825610
Link To Document :
بازگشت