DocumentCode :
1480667
Title :
Micro-APP: a building block for low-cost high-speed associative parallel processing
Author :
Lea, R.M.
Volume :
47
Issue :
3
fYear :
1977
fDate :
3/1/1977 12:00:00 AM
Firstpage :
91
Lastpage :
99
Abstract :
A design technique, which allows the data-storage and the word-control functions of a byte-organized variable record-length Associative Parallel Processor (APP), to be integrated on a single l.s.i. chip is discussed, and a new l.s.i. device, called the Micro-APP, is proposed. Two implementations of the Micro-APP (16 words × 16 bits and 32 words × 12 bits) are described and their characteristics compared with a similar APP in which all functions are implemented separately. Improvements of 16% and 112% in bit-per-pin ratio and reductions of 96% and 94% in cost-per-word-row are reported. Minimum times for a search/write cycle (with tag resolution) of 190ns and 220ns are also recorded.
Keywords :
content-addressable storage; large scale integration; parallel processing; LSI; Micro-APP; associative parallel processing; data storage; word control functions;
fLanguage :
English
Journal_Title :
Radio and Electronic Engineer
Publisher :
iet
ISSN :
0033-7722
Type :
jour
DOI :
10.1049/ree.1977.0012
Filename :
5268796
Link To Document :
بازگشت