DocumentCode :
1481029
Title :
A Three-Terminal Dual-Pillar STT-MRAM for High-Performance Robust Memory Applications
Author :
Mojumder, Niladri Narayan ; Gupta, Sumeet Kumar ; Choday, Sri Harsha ; Nikonov, Dmitri E. ; Roy, Kaushik
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Volume :
58
Issue :
5
fYear :
2011
fDate :
5/1/2011 12:00:00 AM
Firstpage :
1508
Lastpage :
1516
Abstract :
The design of a three-terminal self-aligned dual-pillar (DP) magnetic tunnel junction (MTJ) utilizing both current-induced spin-transfer torque (STT) and magnetic domain-wall motion effects is proposed for high-speed nonvolatile robust memory applications. The choice of a thin tunneling oxide (~0.9 nm) in a write-in port, spatially and electrically separated from a read-out port incorporating a thicker (~1.8 nm) oxide on an extended thin-film multilayer stack, significantly improves the overall cell stability and parametric process yield of a memory array. A dual-bit-line memory architecture incorporating a single-ended voltage-sensing scheme for fast data readout with just one access transistor per cell is also proposed for the first time. The technology-circuit cooptimization of the proposed single-transistor (1T) DP STT magnetic random access memory (MRAM) cell is carried out using effective mass-based transport simulations in nonequilibrium Green´s function formalism and accurate micromagnetic simulations involving the Landau-Lifshitz-Gilbert-Slonczewski equation. The proposed DP STT-MRAM bit cell outperforms a state-of-the-art 1T-1MTJ STT-MRAM cell in terms of higher cell tunneling magnetoresistance, simplified memory array architecture with a single supply for read/write, and significantly lower probability of disturb and access failures under parametric process variations with a marginal increase in critical switching current.
Keywords :
Green´s function methods; MRAM devices; magnetoresistance; Landau-Lifshitz-Gilbert-Slonczewski equation; access transistor; cell stability; cell tunneling magnetoresistance; current-induced spin-transfer torque; data readout; dual-bit-line memory architecture; high-performance robust memory application; magnetic domain-wall motion effects; magnetic random access memory cell; mass-based transport simulation; memory array architecture; micromagnetic simulation; nonequilibrium Green´s function; parametric process variation; parametric process yield; read-out port; single-ended voltage-sensing scheme; technology-circuit cooptimization; thin tunneling oxide; three-terminal self-aligned dual-pillar magnetic tunnel junction; write-in port; Computer architecture; Magnetic tunneling; Microprocessors; Switches; Transistors; Tunneling magnetoresistance; Magnetic domain walls; magnetic memory; magnetic multilayers; magnetization reversal; memory architecture; nonvolatile memory; spin-transfer torque; tunneling magnetoresistance;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2011.2116024
Filename :
5739108
Link To Document :
بازگشت