DocumentCode :
1481113
Title :
Circuit partitioning for logic synthesis
Author :
Dey, Sujit ; Brglez, Franc ; Kedem, Gershon
Author_Institution :
Dept. of Comput. Sci., Duke Univ., Durham, NC, USA
Volume :
26
Issue :
3
fYear :
1991
fDate :
3/1/1991 12:00:00 AM
Firstpage :
350
Lastpage :
363
Abstract :
The authors introduce a circuit partitioning method based on analysis of reconvergent fan-out. A corolla is defined as a set of overlapping reconvergent fan-out regions. The authors partition the circuit into a set of disjoint corollas and use the corollas to resynthesize the circuit. The authors develop the notion of resynthesis potential of a logic circuit and use it to select corollas that resynthesize with most gain. It is shown that resynthesis of large benchmark circuits using the corollas consistently reduces transistor pairs and layout area while improving delay and testability. The use of don´t cares to further minimize the corollas in the local context and the global context is explored
Keywords :
circuit layout; logic design; logic testing; benchmark circuits; circuit partitioning method; corollas; delay; disjoint corollas; don´t cares; global context; layout area; local context; logic synthesis; overlapping reconvergent fan-out regions; reconvergent fan-out; resynthesis potential; testability; transistor pairs; Benchmark testing; Boolean functions; Circuit synthesis; Circuit testing; Delay; Logic circuits; Logic testing; Microelectronics; Network synthesis; Signal analysis;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.75014
Filename :
75014
Link To Document :
بازگشت