Title :
Turbo NOC: A Framework for the Design of Network-on-Chip-Based Turbo Decoder Architectures
Author :
Martina, Maurizio ; Masera, Guido
Author_Institution :
Dipt. di Elettron., Politec. di Torino, Torino, Italy
Abstract :
This paper proposes a general framework for the design and simulation of network-on-chip-based turbo decoder architectures. Several parameters in the design space are investigated, namely, network topology, parallelism degree, the rate at which messages are sent by processing nodes over the network, and routing strategy. The main results of this analysis are as follows: 1) the most suited topologies to achieve high throughput with a limited complexity overhead are generalized de Bruijn and generalized Kautz topologies and 2) depending on the throughput requirements, different parallelism degrees, message injection rates, and routing algorithms can be used to minimize the network area overhead.
Keywords :
codecs; network routing; network topology; network-on-chip; turbo codes; generalized Kautz topology; generalized de Bruijn topology; network area overhead; network topology; network-on-chip; parallelism degree; routing strategy; turbo decoder; Application specific processors; Computer architecture; Decoding; Network topology; Network-on-a-chip; Parallel processing; Routing; Throughput; Turbo codes; Wireless communication; Network on chip (NOC); VLSI; turbo decoder;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2010.2046257