Title :
TESTCHIP: a chip for weighted random pattern generation, evaluation, and test control
Author :
Strole, Albrecht P. ; Wunderlich, Hans-Joachim
Author_Institution :
Inst. of Comput. Design & Fault Tolerance, Karlsruhe Univ., Germany
fDate :
7/1/1991 12:00:00 AM
Abstract :
In self-testable circuits, additional hardware is incorporated for generating test patterns and evaluating test responses. A built-off test strategy is presented which moves the additional hardware to a programmable extra chip. This is a low-cost test strategy in three ways: (1) the use of random patterns eliminates the expensive test-pattern computation; (2) a microcomputer and an ASIC (application-specific IC) replace the expensive automatic test equipment; and (3) the design for testability overhead is minimized. The presented ASIC generates random patterns, applies them to a circuit under test, and evaluates the test responses by signature analysis. It contains a hardware structure that can produce weighted random patterns corresponding to multiple programmable distributions. These patterns give a high fault coverage and allow short test lengths. A wide range of circuits can be tested as the only requirement is a scan path and no other test structures have to be built in
Keywords :
application specific integrated circuits; automatic testing; integrated circuit testing; logic testing; signal generators; ASIC; TESTCHIP; built-off test strategy; low-cost test strategy; programmable extra chip; scan path; signature analysis; test control; test-response evaluation; weighted random pattern generation; Application specific integrated circuits; Automatic test equipment; Automatic testing; Built-in self-test; Circuit testing; Design for testability; Hardware; Integrated circuit testing; Microcomputers; Test pattern generators;
Journal_Title :
Solid-State Circuits, IEEE Journal of