DocumentCode :
1482289
Title :
A 10 ns hybrid number system data execution unit for digital signal processing systems
Author :
Lai, Fang-shi
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
Volume :
26
Issue :
4
fYear :
1991
fDate :
4/1/1991 12:00:00 AM
Firstpage :
590
Lastpage :
599
Abstract :
A high-performance data execution unit suitable for computation-intensive digital signal processing systems is described. This unit uses the hybrid number system approach to speed up the basic arithmetic operations while remaining compatible with a standard IEEE 32-b floating-point format. However, all the arithmetic operations are performed in the 32 b logarithmic number system (LNS) domain. This chip is designed using a 3.4 V 0.8 μm CMOS technology with double-layer metallization. Conversion algorithms, chip architecture, design methodology, and major circuit components are discussed. A macrocell design methodology is adopted in order to achieve high-performance custom design circuits with the convenience of an automatic layout system. Computer simulations indicate that all the 32 b floating-point arithmetic operations (multiplication, division, squaring, and square root) can be executed in 10 ns. Extension of this unit into a 64 b double-precision floating-point system and multiply-accumulation applications are also presented
Keywords :
CMOS integrated circuits; computerised signal processing; digital arithmetic; digital signal processing chips; integrated logic circuits; 0.8 micron; 10 ns; 3.4 V; 32 bit; 64 bit; DSP system; arithmetic operations; automatic layout system; chip architecture; custom design circuits; data execution unit; digital signal processing systems; division; double-layer metallization; double-precision floating-point system; hybrid number system; logarithmic number system; macrocell design methodology; multiplication; multiply-accumulation applications; square root; squaring; standard IEEE 32-b floating-point format; CMOS technology; Circuits; Computer architecture; Computer simulation; Design methodology; Digital signal processing chips; Floating-point arithmetic; Macrocell networks; Metallization; Signal processing algorithms;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.75060
Filename :
75060
Link To Document :
بازگشت