DocumentCode :
1483317
Title :
Computation as Estimation: A General Framework for Robustness and Energy Efficiency in SoCs
Author :
Narayanan, Sriram ; Varatkar, Girish Vishnu ; Jones, Douglas L. ; Shanbhag, Naresh R.
Author_Institution :
Coordinated Sci. Lab., Urbana, IL, USA
Volume :
58
Issue :
8
fYear :
2010
Firstpage :
4416
Lastpage :
4421
Abstract :
Traditional integrated circuit design achieves error-free operation by designing with margins (clock frequency and supply voltage) and/or including hardware replication and recomputation, which may counter the full energy and area benefits of aggressive technology scaling. It is thus desirable that modern systems-on-chip (SoCs) permit hardware errors while maintaining robust system-level performance. Treating hardware errors as computational noise and extending traditional estimation theory to include practical SoC design constraints yields a novel and general design optimization framework. This work demonstrates the breadth of applicability of the estimation-theoretic framework for system design by showcasing two different application classes that demonstrate 36% to 50% power reduction.
Keywords :
integrated circuit design; system-on-chip; SoC; clock frequency; computational noise; energy efficiency; hardware recomputation; hardware replication; integrated circuit design; supply voltage; systems-on-chip; Applications of statistical signal processing techniques; HDW-LPWR; low-power signal processing techniques and architectures;
fLanguage :
English
Journal_Title :
Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1053-587X
Type :
jour
DOI :
10.1109/TSP.2010.2049567
Filename :
5458004
Link To Document :
بازگشت