Title :
Two-dimensional numerical analysis of the minimum isolation distance for GaAs digital large-scale integration
Author :
Hirose, Mayumi ; Ishida, Kenji ; Uchitomi, Naotaka ; Toyoda, Nobuyuki
Author_Institution :
Toshiba Corp., Kawasaki, Japan
fDate :
3/1/1991 12:00:00 AM
Abstract :
The minimum device isolation distance (Lmin) applicable to GaAs digital large-scale integrated circuits is presented. The leakage current between two n-type layers formed in a semi-insulating (SI) substrate is simulated using a two-dimensional numerical model, and the results are compared with measurements. It is found that the leakage current is restricted by a potential hump formed by residual acceptors in the SI GaAs substrate when an isolating layer loses its compensated SI property. Lmin is defined as the distance at which there is a leakage current of 1 mA for an isolating layer width of 1 cm. The calculated value of Lmin at room temperature is 1.3 μm with a bias voltage of 2 V and an acceptor concentration of 1015 cm-3. Lmin decreases to 2/3 of this value when the temperature is reduced from 400 to 100 K, to 1/3 when the acceptor concentration is increased by one order, and to 2/3 when the bias voltage is reduced from 5 to 2 V
Keywords :
III-V semiconductors; digital integrated circuits; gallium arsenide; large scale integration; semiconductor device models; 1 mA; 1.3 micron; 100 to 400 K; 2 V; GaAs; digital large-scale integration; leakage current; minimum isolation distance; potential hump; residual acceptors; semi-insulating substrate; two-dimensional numerical model; Circuit simulation; Current measurement; Digital integrated circuits; Gallium arsenide; Large scale integration; Leakage current; Numerical analysis; Numerical models; Temperature; Voltage;
Journal_Title :
Electron Devices, IEEE Transactions on