DocumentCode :
1484896
Title :
A temporal bipartitioning algorithm for dynamically reconfigurable FPGAs
Author :
Cantó, E. ; Moreno, J.M. ; Cabestany, Joan ; Lacadena, I. ; Insenser, J.M.
Author_Institution :
Dept. of Electron. Eng., Univ. Politecnica de Catalunya, Barcelona, Spain
Volume :
9
Issue :
1
fYear :
2001
Firstpage :
210
Lastpage :
218
Abstract :
This paper will describe a systematic method to map synchronous digital systems into dynamically reconfigurable programmable logic (i.e., programmable logic able to swap in real time the configuration defining the functionality of the system). The method is based on a temporal bipartitioning technique that is able to separate the static implementation of a circuit in two temporal independence hardware contexts. As the experimental results show, the method is capable of improving the functional density of the dynamic implementation with respect to the static one.
Keywords :
field programmable gate arrays; reconfigurable architectures; FIPSOC architecture; custom computing machine; dynamically reconfigurable FPGA; programmable logic; synchronous digital system; temporal bipartitioning algorithm; Circuits; Context modeling; Field programmable gate arrays; Hardware; Heuristic algorithms; Job shop scheduling; Partitioning algorithms; Programmable logic arrays; Programmable logic devices; Reconfigurable logic;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.920836
Filename :
920836
Link To Document :
بازگشت