DocumentCode :
1484907
Title :
Structural analysis and generation of synthetic digital circuits with memory
Author :
Wilton, Steven J E ; Rose, Jonathan ; Vranesic, Zvonko
Author_Institution :
Dept. of Electr. & Comput. Eng., British Columbia Univ., Vancouver, BC, Canada
Volume :
9
Issue :
1
fYear :
2001
Firstpage :
223
Lastpage :
226
Abstract :
One of the most difficult aspects of experimental reconfigurable architecture or computer-aided design (CAD) tool research is obtaining sufficiently large benchmark circuits. One approach to obtaining such circuits is to generate them stochastically. Current circuit generators construct combinational and sequential logic circuits. Many of today´s devices, however, are being used to implement entire systems, and often these systems contain on-chip storage. This paper describes a circuit generator that constructs circuits containing significant amounts of memory. To ensure the circuits are realistic, we have performed a detailed structural analysis of such circuits; this analysis is also described in this paper.
Keywords :
circuit CAD; digital circuits; field programmable gate arrays; network analysis; reconfigurable architectures; benchmark circuit; circuit generator; combinational logic circuit; computer aided design; field programmable gate array; memory circuit; reconfigurable architecture; sequential logic circuit; stochastic generation; structural analysis; synthetic digital circuit; Circuit analysis; Design automation; Digital circuits; Field programmable gate arrays; Logic arrays; Logic circuits; Performance analysis; Programmable logic arrays; Stochastic processes; System-on-a-chip;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.920838
Filename :
920838
Link To Document :
بازگشت