DocumentCode :
1486826
Title :
90 nm 32 \\times 32 bit Tunneling SRAM Memory Array With 0.5 ns Write Access Time, 1 ns Read Access Time and 0.5 V Operation
Author :
Ramesh, Archana ; Si-Young Park ; Berger, P.R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Ohio State Univ., Columbus, OH, USA
Volume :
58
Issue :
10
fYear :
2011
Firstpage :
2432
Lastpage :
2445
Abstract :
Functional robustness is one of the primary challenges for embedded memories as voltage levels are scaled below 1 V. A low-power high-speed tunneling SRAM (TSRAM) memory array including sense amplifiers and pre-charge circuit blocks operating at 0.5 V is designed and simulated using available MOSIS CMOS 90 nm product design kit coupled with VerilogA models developed from this group´s Si/SiGe resonant interband tunnel diode experimental data. 1 T and 3 T- 2 tunnel diode memory cell configurations were evaluated. The memory array assigns 0.5 V as a logic “1” and 0 V as a logic “0”. Dual supply voltages of 1 and 0.5 V and dual threshold voltage design are used to ensure high sensing speed concurrently with low operating and standby power. Read access time of 1 ns and write access time of 2 ns is achieved for the 3 T memory cell. Write access time can be reduced to 0.5 ns for 32 bit write operations not requiring a preceding read operation. Standby power dissipation of 6×10-5 mW per cell and dynamic power dissipation of 1.8×10-7 mW/MHz per cell is obtained from the TSRAM memory array. This is the first report of TSRAM performance at the array level.
Keywords :
CMOS integrated circuits; SRAM chips; amplifiers; high-speed integrated circuits; low-power electronics; 90 nm 32 × 32 bit tunneling SRAM memory array; MOSIS CMOS 90 nm product design kit; TSRAM memory array; VerilogA models; dual supply voltages; dual threshold voltage design; dynamic power dissipation; logic "0"; logic "1"; low-power high-speed tunneling SRAM memory array; pre-charge circuit blocks; read access time; resonant interband tunnel diode; sense amplifiers; size 90 nm; standby power dissipation; tunnel diode memory cell configurations; voltage 0 V to 0.5 V; write access time; Arrays; Capacitance; Microprocessors; Random access memory; Transistors; Tunneling; Embedded memory; low power memory; negative differential resistance (NDR); resonant interband tunnel diodes; tunnel diodes; tunnel static random access memory (SRAM);
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2011.2123630
Filename :
5741746
Link To Document :
بازگشت