Title :
A systematic approach for design of digit-serial signal processing architectures
Author :
Parhi, Keshab K.
Author_Institution :
Dept. of Electr. Eng., Minnesota Univ., Minneapolis, MN, USA
fDate :
4/1/1991 12:00:00 AM
Abstract :
A systematic unfolding transformation technique for transforming bit-serial architecture into equivalent digit-serial ones is presented. The novel feature of the unfolding technique lies in the generation of functionally correct control circuits in the digit-serial architectures. For some applications bit-serial architectures may be too slow, and bit-parallel architectures may be faster than necessary and may require too much hardware. The desired sample rate in these applications can be achieved using the digit-serial approach, where multiple bits of a sample are processed in a single clock cycle. The number of bits processed in one clock cycle in the digit-serial systems is referred to as the digit size; the digit size can be any arbitrary integer (the digit size was restricted to be a divisor of wordlength in past ad hoc designs). Digit-serial implementation of two´s complement adders and multipliers is described. Least-significant-bit-first bit-serial implementation of two´s complement division, square-root, and compare-select operations are presented, and the corresponding digit-serial architectures for these operations are obtained using the unfolding algorithm. Unfolding of multiple-rate operations (such as interpolators and decimators) is also addressed
Keywords :
adders; digital arithmetic; digital signal processing chips; multiplying circuits; clock cycle; compare-select operations; control circuits; decimators; digit size; digit-serial signal processing architectures; interpolators; multiple-rate operations; multipliers; sample rate; systematic unfolding transformation technique; two´s complement adders; wordlength; Adders; Circuits; Clocks; Hardware; Image processing; Radar signal processing; Real time systems; Signal design; Signal processing; Signal processing algorithms;
Journal_Title :
Circuits and Systems, IEEE Transactions on