DocumentCode :
1490354
Title :
Supporting Very Large DRAM Caches with Compound-Access Scheduling and MissMap
Author :
Loh, Gabriel H. ; Hill, Mark D.
Volume :
32
Issue :
3
fYear :
2012
Firstpage :
70
Lastpage :
78
Abstract :
This work efficiently enables conventional block sizes for very large die-stacked DRAM caches with two innovations: it makes hits faster with compound-access scheduling and misses faster with a MissMap. The combination of these mechanisms enables the new organization to deliver performance comparable to that of an idealistic DRAM cache that employs an impractically large SRAM-based on-chip tag array.
Keywords :
DRAM chips; cache storage; scheduling; compound-access scheduling; large SRAM-based on-chip tag; missmap; very large die-stacked DRAM caches; Access control; Cache memory; Memory management; Random access memory; Scheduling; System-on-a-chip; DRAM; MissMap; caches; compound-access scheduling; die stacking; memory scheduling;
fLanguage :
English
Journal_Title :
Micro, IEEE
Publisher :
ieee
ISSN :
0272-1732
Type :
jour
DOI :
10.1109/MM.2012.25
Filename :
6180161
Link To Document :
بازگشت