DocumentCode :
1490761
Title :
Impacts of NBTI/PBTI and Contact Resistance on Power-Gated SRAM With High- \\kappa Metal-Gate Devices
Author :
Yang, Hao-I ; Hwang, Wei ; Chuang, Ching-Te
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
Volume :
19
Issue :
7
fYear :
2011
fDate :
7/1/2011 12:00:00 AM
Firstpage :
1192
Lastpage :
1204
Abstract :
The threshold voltage (VTH) drifts induced by negative bias temperature instability (NBTI) and positive bias temperature instability (PBTI) weaken PFETs and high-k metal-gate NFETs, respectively. These long-term VTH drifts degrade SRAM cell stability, margin, and performance, and may lead to functional failure over the life of usage. Meanwhile, the contact resistance of CMOS device increases sharply with technology scaling, especially in SRAM cells with minimum size and/or sub-ground rule devices. The contact resistance, together with NBTI/PBTI, cumulatively worsens the SRAM stability, and leads to severe SRAM performance degradation. Furthermore, most state-of-the-art SRAMs are designed with power-gating structures to reduce leakage currents in Standby or Sleep mode. The power switches could suffer NBTI or PBTI degradation and have large contact resistances. This paper presents a comprehensive analysis on the impacts of NBTI and PBTI on power-gated SRAM arrays with high-k metal-gate devices and the combined effects with the contact resistance on SRAM cell stability, margin, and performance. NBTI/PBTI tolerant sense amplifier structures are also discussed.
Keywords :
CMOS integrated circuits; SRAM chips; circuit stability; contact resistance; failure analysis; field effect transistors; high-k dielectric thin films; leakage currents; performance evaluation; semiconductor switches; CMOS device; NBTI degradation; NBTI tolerant sense amplifier structures; PBTI degradation; PBTI tolerant sense amplifier structures; PFET; SRAM cell stability; SRAM performance degradation; comprehensive analysis; contact resistance; functional failure; high-κ metal-gate devices; high-k metal-gate NFET; leakage currents; negative bias temperature instability; positive bias temperature instability; power switches; power-gated SRAM arrays; power-gating structures; sleep mode; standby mode; state-of-the-art SRAM; technology scaling; threshold voltage drifts; Contact resistance; Degradation; High K dielectric materials; High-K gate dielectrics; Lead; Niobium compounds; Random access memory; Stability; Threshold voltage; Titanium compounds; Contact resistance; negative bias temperature instability (NBTI); positive bias temperature instability (PBTI); power-gated SRAM; reliability;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2010.2049038
Filename :
5464390
Link To Document :
بازگشت