DocumentCode
1492789
Title
Efficient techniques in the sizing and constrained optimisation of CMOS combinational logic circuits
Author
Hwang, J.S. ; Wu, C.-Y.
Author_Institution
Dept. of Electron. Eng., Chiao Tung Univ., Hsin Chu, Taiwan
Volume
138
Issue
3
fYear
1991
fDate
5/1/1991 12:00:00 AM
Firstpage
154
Lastpage
164
Abstract
Two techniques are proposed which enhance the optimisation efficiency of CMOS combinational logic circuits. One uses transition times (rise and fall times) of each gate as variables of the optimisation process. The other technique uses the optimal characteristic waveform synthesising method (OCWSM) to obtain the initial guess for the optimisation process. The optimisation process, with these two techniques, can perform sizing and optimisation for circuits with a smaller fixed-delay specification than other sizing and optimisation algorithms. The circuits sized using the proposed algorithm have shown a smaller power dissipation, especially when the delay specification is small. The CPU time consumed is reasonable. High-speed low-power circuits are thus more realisable using the proposed algorithm.
Keywords
CMOS integrated circuits; combinatorial circuits; optimisation; CMOS combinational logic circuits; CPU time; constrained optimisation; delay specification; fixed-delay specification; optimal characteristic waveform synthesising method; sizing; transition times;
fLanguage
English
Journal_Title
Computers and Digital Techniques, IEE Proceedings E
Publisher
iet
ISSN
0143-7062
Type
jour
Filename
75503
Link To Document