Title :
A Single-Ended Disturb-Free 9T Subthreshold SRAM With Cross-Point Data-Aware Write Word-Line Structure, Negative Bit-Line, and Adaptive Read Operation Timing Tracing
Author :
Tu, Ming-Hsien ; Lin, Jihi-Yu ; Tsai, Ming-Chien ; Lu, Chien-Yu ; Lin, Yuh-Jiun ; Wang, Meng-Hsueh ; Huang, Huan-Shun ; Lee, Kuen-Di ; Shih, Wei-Chiang Willis ; Jou, Shyh-Jye ; Chuang, Ching-Te
Author_Institution :
Electron. Eng. Dept., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fDate :
6/1/2012 12:00:00 AM
Abstract :
This paper presents a novel single-ended disturb-free 9T subthreshold SRAM cell with cross-point data-aware Write word-line structure. The disturb-free feature facilitates bit-interleaving architecture, which can reduce multiple-bit upsets in a single word and enhance soft error immunity by employing Error Checking and Correction (ECC) technique. The proposed 9T SRAM cell is demonstrated by a 72 Kb SRAM macro with a Negative Bit-Line (NBL) Write-assist and an adaptive Read operation timing tracing circuit implemented in 65 nm low-leakage CMOS technology. Measured full Read and Write functionality is error free with VDD down to 0.35 V ( 0.15 V lower than the threshold voltage) with 229 KHz frequency and 4.05 μW power. Data is held down to 0.275 V with 2.29 μW Standby power. The minimum energy per operation is 4.5 pJ at 0.5 V. The 72 Kb SRAM macro has wide operation range from 1.2 V down to 0.35 V, with operating frequency of around 200 MHz for VDD around/above 1.0 V.
Keywords :
CMOS memory circuits; random-access storage; 9T SRAM cell; adaptive read operation timing tracing; bit-interleaving architecture; cross-point data-aware write word-line structure; error checking; error correction; frequency 200 MHz; frequency 229 kHz; low-leakage CMOS technology; multiple-bit upsets; negative bit-line; power 2.29 muW; power 4.05 muW; single-ended disturb-free 9T subthreshold SRAM; size 65 nm; soft error immunity; voltage 0.275 V; voltage 0.35 V; voltage 0.5 V; Circuit stability; Computer architecture; Microprocessors; Noise; Power dissipation; Random access memory; Timing; Low power; low voltage; negative bit-line (BL); subthreshold SRAM cell; timing tracing;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2012.2187474