DocumentCode :
1495984
Title :
GF(2m) multiplication over triangular basis for design of Reed-Solomon codes
Author :
Furness, R. ; Benaissa, M. ; Fenn, S.T.J.
Author_Institution :
Dept. of Electr. & Electron. Eng., Huddersfield Univ., UK
Volume :
145
Issue :
6
fYear :
1998
fDate :
11/1/1998 12:00:00 AM
Firstpage :
437
Lastpage :
443
Abstract :
Bit-serial and bit-parallel multiplication architectures for GF(2m) are presented, using a triangular basis representation of field elements. The paper is a development of the work originally presented by Hasan and Bhargava. It is shown that, by forcing these multipliers to operate entirely over the triangular basis, lower latency delays and hardware savings can be made. Also, a more flexible definition of the triangular basis is presented, which allows a number of triangular bases to any given basis to be defined. It is shown that when the defining irreducible polynomial is a trinomial, the triangular basis is a simple permutation of the polynomial basis elements. Furthermore, if the defining irreducible polynomial is a pentanomial of a certain form the triangular basis to polynomial basis conversion requires minimal hardware and a reordering of basis coefficients
Keywords :
Reed-Solomon codes; digital arithmetic; multiplying circuits; GF(2m); Reed-Solomon codes; basis coefficients; multiplication architectures; multipliers; triangular basis; triangular basis representation;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:19982349
Filename :
756457
Link To Document :
بازگشت