DocumentCode :
1496213
Title :
A Reduced Complexity Wallace Multiplier Reduction
Author :
Waters, Ron S. ; Swartzlander, Earl E., Jr.
Author_Institution :
TSMC North America, Austin, TX, USA
Volume :
59
Issue :
8
fYear :
2010
Firstpage :
1134
Lastpage :
1137
Abstract :
Wallace high-speed multipliers use full adders and half adders in their reduction phase. Half adders do not reduce the number of partial product bits. Therefore, minimizing the number of half adders used in a multiplier reduction will reduce the complexity. A modification to the Wallace reduction is presented that ensures that the delay is the same as for the conventional Wallace reduction. The modified reduction method greatly reduces the number of half adders; producing implementations with 80 percent fewer half adders than standard Wallace multipliers, with a very slight increase in the number of full adders.
Keywords :
Concurrent computing; Delay; North America; Terminology; Dadda multiplier.; High-speed multiplier; Wallace multiplier;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2010.103
Filename :
5467045
Link To Document :
بازگشت