DocumentCode :
1496265
Title :
VHDL as input for high-level synthesis
Author :
Camposano, R. ; Saunders, L.F. ; Tabet, R.M.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
Volume :
8
Issue :
1
fYear :
1991
fDate :
3/1/1991 12:00:00 AM
Firstpage :
43
Lastpage :
49
Abstract :
High-level synthesis is defined, and the feasibility of high-level synthesis from a behavioral, sequential description in VHDL (VHSIC hardware description language) is examined. It is seen that in some cases the semantics and descriptive power of the language create difficulties for high-level synthesis, and in other cases the high-level synthesis framework used imposes limitations. Restrictions in the form of rules are suggested for overcoming these difficulties. It is shown that although VHDL semantics were initially defined in terms of simulation, they do not pose any fundamental problems for high-level synthesis.<>
Keywords :
circuit analysis computing; logic CAD; specification languages; VHDL; VHSIC hardware description language; behavioural description; high-level synthesis; sequential description; Automatic logic units; Bridges; Digital integrated circuits; Digital systems; Hardware; High level synthesis; High speed integrated circuits; LAN interconnection; Logic design; Very high speed integrated circuits;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/54.75662
Filename :
75662
Link To Document :
بازگشت