DocumentCode :
1497797
Title :
14 bit 50 ms/s 0.18 μm CMOS pipeline ADC based on digital error calibration
Author :
Lee, Ko-Hsin ; Kim, Yun-Jung ; Kim, Kyu-Sang ; Lee, Seok-Hee
Author_Institution :
Dept. of Electron. Eng., Sogang Univ., Seoul, South Korea
Volume :
45
Issue :
21
fYear :
2009
Firstpage :
1067
Lastpage :
1069
Abstract :
Described is a 14 bit 50 MS/s CMOS four-stage pipeline A/D converter (ADC)-based on a digital code-error calibration. The proposed calibration technique measures the capacitor mismatch errors of the front-end multiplying DAC (MDAC) with the back-end pipeline stages while the measured code errors are stored in memory and corrected in the digital domain during normal conversion. The calibration needs the increased power dissipation and chip area of 1.4 and 10.7 , respectively, compared to a 14 bit uncalibrated conventional pipeline ADC. The prototype ADC fabricated in a 0.18 um CMOS process occupies an active die area of 4.2 mm2 and consumes 140 mW at 1.8 V and 50 MS/s. After calibration, the measured DNL and INL of the ADC are improved from 0.69 to 0.39 LSB and from 33.60 to 2.76 LSB, respectively.
Keywords :
CMOS integrated circuits; analogue-digital conversion; calibration; mixed analogue-digital integrated circuits; A/D converter; ADC; CMOS; capacitor mismatch errors; digital code-error calibration; front-end multiplying DAC; power 140 mW; power dissipation; size 0.18 mum; voltage 1.8 V; word length 14 bit;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2009.2013
Filename :
5284453
Link To Document :
بازگشت