DocumentCode :
1497846
Title :
Self-Tuning for Maximized Lifetime Energy-Efficiency in the Presence of Circuit Aging
Author :
Mintarno, Evelyn ; Skaf, Joëlle ; Zheng, Rui ; Velamala, Jyothi Bhaskar ; Cao, Yu ; Boyd, Stephen ; Dutton, Robert W. ; Mitra, Subhasish
Author_Institution :
Dept. of Electr. Eng., Stanford Univ., Stanford, CA, USA
Volume :
30
Issue :
5
fYear :
2011
fDate :
5/1/2011 12:00:00 AM
Firstpage :
760
Lastpage :
773
Abstract :
This paper presents an integrated framework, together with control policies, for optimizing dynamic control of self-tuning parameters of a digital system over its lifetime in the presence of circuit aging. A variety of self-tuning parameters such as supply voltage, operating clock frequency, and dynamic cooling are considered, and jointly optimized using efficient algorithms described in this paper. Our optimized self-tuning approach satisfies performance constraints at all times, and maximizes a lifetime computational power efficiency (LCPE) metric, which is defined as the total number of clock cycles achieved over lifetime divided by the total energy consumed over lifetime. We present three control policies: 1) progressive-worst-case-aging (PWCA), which assumes worst-case aging at all times; 2) progressive-on-state-aging (POSA), which estimates aging by tracking active/sleep modes, and then assumes worst-case aging in active mode and long recovery effects in sleep mode; and 3) progressive-real-time-aging-assisted (PRTA), which acquires real-time information and initiates optimized control actions. Various flavors of these control policies for systems with dynamic voltage and frequency scaling (DVFS) are also analyzed. Simulation results on benchmark circuits, using aging models validated by 45 nm measurements, demonstrate the effectiveness and practicality of our approach in significantly improving LCPE and/or lifetime compared to traditional one-time worst-case guardbanding. We also derive system design guidelines to maximize self-tuning benefits.
Keywords :
ageing; benchmark testing; circuit testing; life testing; benchmark circuits; circuit aging; dynamic voltage and frequency scaling; energy efficiency; lifetime computational power efficiency; maximized lifetime; self-tuning; three control policies; Aging; Clocks; Cooling; Delay; Logic gates; Threshold voltage; Voltage control; Adaptive supply voltage and clock frequency; circuit aging; energy-efficiency; lifetime reliability;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2010.2100531
Filename :
5752409
Link To Document :
بازگشت