DocumentCode :
1499201
Title :
A Robust Edge Encoding Technique for Energy-Efficient Multi-Cycle Interconnect
Author :
Seo, Jae-sun ; Kaul, Himanshu ; Krishnamurthy, Ram ; Sylvester, Dennis ; Blaauw, David
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Univ. of Michigan, Ann Arbor, MI, USA
Volume :
19
Issue :
2
fYear :
2011
Firstpage :
264
Lastpage :
273
Abstract :
In this paper, we propose a new circuit technique for on-chip communication, the edge encoding technique, to reduce the energy consumption in multi-cycle interconnects. Both average and worst-case energy are reduced by desynchronizing the edges of rising and falling transitions. In a 1.2 V 65-nm CMOS technology, the proposed approach achieves up to 34% energy reduction with no latency overhead over optimally designed conventional busses due to coupling capacitance reductions. The technique further reduces energy consumption by 39% with iso-throughput at the expense of one-cycle latency. Energy savings are shown to be both larger and more robust to process, voltage, and temperature variations than previous techniques.
Keywords :
CMOS logic circuits; flip-flops; CMOS technology; circuit technique; conventional buses; coupling capacitance reductions; edge desynchronization; edge encoding technique; energy-efficient multicycle interconnect; flip-flops; on-chip communication; one-cycle latency; size 65 nm; voltage 1.2 V; Bus encoding; interconnects; on-chip communication; repeater; variation;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2032422
Filename :
5286242
Link To Document :
بازگشت