DocumentCode :
1499666
Title :
Parametric yield formulation of MOS IC´s affected by mismatch effect
Author :
Conti, Massimo ; Crippa, Paolo ; Orcioni, Simone ; Turchetti, Claudio
Author_Institution :
Dipt. di Elettronica e Autom., Ancona Univ., Italy
Volume :
18
Issue :
5
fYear :
1999
fDate :
5/1/1999 12:00:00 AM
Firstpage :
582
Lastpage :
596
Abstract :
A rigorous formulation of the parametric yield for very large scale integration (VLSI) designs including the mismatch effect is proposed. The theory has been carried out starting from a general statistical model relating random variations of device parameters to the stochastic behavior of process parameters. The model predicts a dependence of correlation, between devices fabricated in the same die, on their dimensions and mutual distances so that mismatch between equally designed devices can be considered as a particular case of such a model. As an application example, a new model for the autocorrelation function is proposed from which the covariance matrix of the parameters is derived. By assuming a linear approximation, a suitable formulation of the parametric yield for VLSI circuit design is obtained in terms of the covariance matrix of parameters
Keywords :
MOS integrated circuits; VLSI; covariance matrices; integrated circuit design; integrated circuit modelling; integrated circuit yield; MOS IC; VLSI circuit design; autocorrelation function; covariance matrix; linear approximation; mismatch effect; parametric yield; statistical model; Autocorrelation; CMOS technology; Covariance matrix; Integrated circuit modeling; Integrated circuit technology; Integrated circuit yield; Manufacturing; Predictive models; Stochastic processes; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.759074
Filename :
759074
Link To Document :
بازگشت